-
Notifications
You must be signed in to change notification settings - Fork 14.3k
[feature][riscv] handle target address calculation in llvm-objdump disassembly for riscv #144620
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
base: main
Are you sure you want to change the base?
Changes from 6 commits
52ebb65
49f276e
5e1cf12
11c50dc
2241583
7635b70
9dff558
b738bf1
9361828
e942f63
86d6bd5
File filter
Filter by extension
Conversations
Jump to
Diff view
Diff view
There are no files selected for viewing
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,2 @@ | ||
if "clang" not in config.available_features or "RISCV" not in config.targets_to_build: | ||
config.unsupported = True |
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,31 @@ | ||
# RUN: %clang --target=fuchsia-elf-riscv32 -march=rv32g_zclsd_zilsd %s -nostdlib -o %t | ||
# RUN: llvm-objdump -d %t | FileCheck %s | ||
|
||
# CHECK: 00001000 <_start>: | ||
# CHECK-NEXT: 1000: 00000517 auipc a0, 0x0 | ||
# CHECK-NEXT: 1004: 0559 addi a0, a0, 0x16 <target> | ||
# CHECK-NEXT: 1006: 00000517 auipc a0, 0x0 | ||
# CHECK-NEXT: 100a: 6910 ld a2, 0x10(a0) <target> | ||
# CHECK-NEXT: 100c: 00000517 auipc a0, 0x0 | ||
# CHECK-NEXT: 1010: 00c53523 sd a2, 0xa(a0) <target> | ||
# CHECK-NEXT: 1014: 0000 unimp | ||
|
||
# the structure of this test file is similar to that of riscv64-ar-coverage | ||
# with the major difference being that these tests are focused on instructions | ||
# for 32 bit architecture | ||
|
||
.global _start | ||
.text | ||
_start: | ||
auipc a0, 0x0 | ||
addi a0, a0, 0x16 # addi -- behavior changes with differentr architectures | ||
arjunUpatel marked this conversation as resolved.
Show resolved
Hide resolved
|
||
|
||
auipc a0, 0x0 | ||
c.ld a2, 0x10(a0) # zclsd instruction | ||
|
||
auipc a0, 0x0 | ||
sd a2, 0xa(a0) # zilsd instruction | ||
|
||
.skip 0x2 | ||
target: | ||
ret: |
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,107 @@ | ||
# RUN: %clang --target=fuchsia-elf-riscv64 -march=rv64gc_zcb %s -nostdlib -o %t | ||
# RUN: llvm-objdump -d %t | FileCheck %s | ||
|
||
# CHECK: 0000000000001000 <_start>: | ||
# CHECK-NEXT: 1000: 00001517 auipc a0, 0x1 | ||
# CHECK-NEXT: 1004: 00450513 addi a0, a0, 0x4 <target> | ||
# CHECK-NEXT: 1008: 00001517 auipc a0, 0x1 | ||
# CHECK-NEXT: 100c: 1571 addi a0, a0, -0x4 <target> | ||
# CHECK-NEXT: 100e: 6509 lui a0, 0x2 | ||
# CHECK-NEXT: 1010: 0045059b addiw a1, a0, 0x4 <target> | ||
# CHECK-NEXT: 1014: 6509 lui a0, 0x2 | ||
# CHECK-NEXT: 1016: 2511 addiw a0, a0, 0x4 <target> | ||
# CHECK-NEXT: 1018: 00102537 lui a0, 0x102 | ||
# CHECK-NEXT: 101c: c50c sw a1, 0x8(a0) <far_target> | ||
# CHECK-NEXT: 101e: 00102537 lui a0, 0x102 | ||
# CHECK-NEXT: 1022: 4508 lw a0, 0x8(a0) <far_target> | ||
# CHECK-NEXT: 1024: 6509 lui a0, 0x2 | ||
# CHECK-NEXT: 1026: 6585 lui a1, 0x1 | ||
# CHECK-NEXT: 1028: 0306 slli t1, t1, 0x1 | ||
# CHECK-NEXT: 102a: 0511 addi a0, a0, 0x4 <target> | ||
# CHECK-NEXT: 102c: 0505 addi a0, a0, 0x1 | ||
# CHECK-NEXT: 102e: 00200037 lui zero, 0x200 | ||
# CHECK-NEXT: 1032: 00a02423 sw a0, 0x8(zero) | ||
arjunUpatel marked this conversation as resolved.
Show resolved
Hide resolved
|
||
# CHECK-NEXT: 1036: 00101097 auipc ra, 0x101 | ||
# CHECK-NEXT: 103a: fd6080e7 jalr -0x2a(ra) <func> | ||
# CHECK-NEXT: 103e: 640d lui s0, 0x3 | ||
# CHECK-NEXT: 1040: 8800 sb s0, 0x0(s0) <zcb> | ||
# CHECK-NEXT: 1042: 4522 lw a0, 0x8(sp) | ||
|
||
|
||
.global _start | ||
.text | ||
|
||
# The core of the feature being added was address resolution for instruction | ||
# sequences where an register is populated by immediate values via two | ||
# separate instructions. First by an instruction that provides the upper bits | ||
# (auipc, lui ...) followed by another instruction for the lower bits (addi, | ||
# jalr, ld ...). | ||
|
||
_start: | ||
# Test block 1-3 each focus on a certain starting instruction in a sequences, | ||
# the ones that provide the upper bits. The other sequence is another | ||
# instruction the provides the lower bits. The second instruction is | ||
# arbitrarily chosen to increase code coverage | ||
|
||
# test block #1 | ||
lla a0, target # addi | ||
auipc a0, 0x1 | ||
c.addi a0, -0x4 # c.addi | ||
|
||
# test block #2 | ||
c.lui a0, 0x2 | ||
addiw a1, a0, 0x4 # addiw | ||
c.lui a0, 0x2 | ||
c.addiw a0, 0x4 # c.addiw | ||
|
||
# test block #3 | ||
lui a0, 0x102 | ||
sw a1, 0x8(a0) # sw | ||
lui a0, 0x102 | ||
c.lw a0, 0x8(a0) # lw | ||
|
||
# Test block 4 tests instruction interleaving, essentially the code's | ||
# ability to keep track of a valid sequence even if multiple other unrelated | ||
# instructions separate the two | ||
|
||
# test #4 | ||
lui a0, 0x2 | ||
lui a1, 0x1 # unrelated instruction | ||
slli t1, t1, 0x1 # unrelated instruction | ||
addi a0, a0, 0x4 | ||
addi a0, a0, 0x1 # verify register tracking terminates | ||
|
||
# Test 5 ensures that an instruction writing into the zero register does | ||
# not trigger resolution because that register's value cannot change and | ||
# the sequence is equivalent to never running the first instruction | ||
|
||
# test #5 | ||
lui x0, 0x200 | ||
sw a0, 0x8(x0) | ||
|
||
# Test 6 ensures that the newly added functionality is compatible with | ||
# code that already worked for branch instructions | ||
|
||
# test #6 | ||
call func | ||
|
||
# test #7 zcb extension | ||
lui x8, 0x3 | ||
c.sb x8, 0(x8) | ||
|
||
# test #8 stack based load/stores | ||
c.lwsp a0, 0x8(sp) | ||
|
||
# these are the labels that the instructions above are expecteed to resolve to | ||
.section .data | ||
.skip 0x4 | ||
target: | ||
.word 1 | ||
.skip 0xff8 | ||
zcb: | ||
.word 1 | ||
.skip 0xff004 | ||
far_target: | ||
.word 2 | ||
func: | ||
ret |
Original file line number | Diff line number | Diff line change |
---|---|---|
|
@@ -29,7 +29,9 @@ | |
#include "llvm/MC/MCSubtargetInfo.h" | ||
#include "llvm/MC/TargetRegistry.h" | ||
#include "llvm/Support/ErrorHandling.h" | ||
#include "llvm/Support/MathExtras.h" | ||
#include <bitset> | ||
#include <cstdint> | ||
|
||
#define GET_INSTRINFO_MC_DESC | ||
#define ENABLE_INSTR_PREDICATE_VERIFIER | ||
|
@@ -182,6 +184,17 @@ class RISCVMCInstrAnalysis : public MCInstrAnalysis { | |
} | ||
|
||
switch (Inst.getOpcode()) { | ||
case RISCV::C_LUI: | ||
case RISCV::LUI: { | ||
setGPRState(Inst.getOperand(0).getReg(), | ||
SignExtend64<32>(Inst.getOperand(1).getImm() << 12)); | ||
break; | ||
} | ||
case RISCV::AUIPC: { | ||
setGPRState(Inst.getOperand(0).getReg(), | ||
Addr + SignExtend64<32>(Inst.getOperand(1).getImm() << 12)); | ||
break; | ||
} | ||
default: { | ||
// Clear the state of all defined registers for instructions that we don't | ||
// explicitly support. | ||
|
@@ -193,10 +206,6 @@ class RISCVMCInstrAnalysis : public MCInstrAnalysis { | |
} | ||
break; | ||
} | ||
case RISCV::AUIPC: | ||
setGPRState(Inst.getOperand(0).getReg(), | ||
Addr + SignExtend64<32>(Inst.getOperand(1).getImm() << 12)); | ||
break; | ||
} | ||
} | ||
|
||
|
@@ -234,6 +243,91 @@ class RISCVMCInstrAnalysis : public MCInstrAnalysis { | |
return false; | ||
} | ||
|
||
bool evaluateInstruction(const MCInst &Inst, uint64_t Addr, uint64_t Size, | ||
There was a problem hiding this comment. Choose a reason for hiding this commentThe reason will be displayed to describe this comment to others. Learn more. Why is this a distinct function to If the purpose is purely so you know when a thing is branch specifically, it feels like you could achieve that through some other means, for example an enum return code that has values like There was a problem hiding this comment. Choose a reason for hiding this commentThe reason will be displayed to describe this comment to others. Learn more. I agree that it makes more sense to merge the two since their functionality overlaps heavily. The purpose of splitting the two is that RISCV |
||
uint64_t &Target, | ||
const MCSubtargetInfo &STI) const override { | ||
unsigned int ArchRegWidth = STI.getTargetTriple().getArchPointerBitWidth(); | ||
switch(Inst.getOpcode()) { | ||
default: | ||
return false; | ||
case RISCV::C_ADDI: | ||
case RISCV::ADDI: { | ||
MCRegister Reg = Inst.getOperand(1).getReg(); | ||
auto TargetRegState = getGPRState(Reg); | ||
if (TargetRegState && Reg != RISCV::X0) { | ||
Target = *TargetRegState + Inst.getOperand(2).getImm(); | ||
Target &= maskTrailingOnes<uint64_t>(ArchRegWidth); | ||
return true; | ||
} | ||
break; | ||
} | ||
case RISCV::C_ADDIW: | ||
case RISCV::ADDIW: { | ||
MCRegister Reg = Inst.getOperand(1).getReg(); | ||
auto TargetRegState = getGPRState(Reg); | ||
if (TargetRegState && Reg != RISCV::X0) { | ||
Target = *TargetRegState + Inst.getOperand(2).getImm(); | ||
Target = SignExtend64<32>(Target); | ||
return true; | ||
} | ||
break; | ||
} | ||
case RISCV::LB: | ||
case RISCV::LH: | ||
case RISCV::LD: | ||
case RISCV::LW: | ||
case RISCV::LBU: | ||
case RISCV::LHU: | ||
case RISCV::LWU: | ||
case RISCV::SB: | ||
case RISCV::SH: | ||
case RISCV::SW: | ||
case RISCV::SD: | ||
case RISCV::FLH: | ||
case RISCV::FLW: | ||
case RISCV::FLD: | ||
case RISCV::FSH: | ||
case RISCV::FSW: | ||
case RISCV::FSD: | ||
case RISCV::C_LD: | ||
case RISCV::C_SD: | ||
case RISCV::C_FLD: | ||
case RISCV::C_FSD: | ||
case RISCV::C_SW: | ||
case RISCV::C_LW: | ||
case RISCV::C_FSW: | ||
case RISCV::C_FLW: | ||
case RISCV::C_LBU: | ||
case RISCV::C_LH: | ||
case RISCV::C_LHU: | ||
case RISCV::C_SB: | ||
case RISCV::C_SH: | ||
case RISCV::C_LWSP: | ||
case RISCV::C_SWSP: | ||
case RISCV::C_LDSP: | ||
case RISCV::C_SDSP: | ||
case RISCV::C_FLWSP: | ||
case RISCV::C_FSWSP: | ||
case RISCV::C_FLDSP: | ||
case RISCV::C_FSDSP: | ||
case RISCV::C_LD_RV32: | ||
case RISCV::C_SD_RV32: | ||
case RISCV::C_SDSP_RV32: | ||
case RISCV::LD_RV32: | ||
case RISCV::C_LDSP_RV32: | ||
case RISCV::SD_RV32: { | ||
MCRegister Reg = Inst.getOperand(1).getReg(); | ||
auto TargetRegState = getGPRState(Reg); | ||
if (TargetRegState && Reg != RISCV::X0) { | ||
Target = *TargetRegState + Inst.getOperand(2).getImm(); | ||
return true; | ||
} | ||
break; | ||
} | ||
} | ||
return false; | ||
} | ||
|
||
bool isTerminator(const MCInst &Inst) const override { | ||
if (MCInstrAnalysis::isTerminator(Inst)) | ||
return true; | ||
|
@@ -344,12 +438,11 @@ extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeRISCVTargetMC() { | |
TargetRegistry::RegisterELFStreamer(*T, createRISCVELFStreamer); | ||
TargetRegistry::RegisterObjectTargetStreamer( | ||
*T, createRISCVObjectTargetStreamer); | ||
TargetRegistry::RegisterMCInstrAnalysis(*T, createRISCVInstrAnalysis); | ||
|
||
// Register the asm target streamer. | ||
TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer); | ||
// Register the null target streamer. | ||
TargetRegistry::RegisterNullTargetStreamer(*T, | ||
createRISCVNullTargetStreamer); | ||
TargetRegistry::RegisterMCInstrAnalysis(*T, createRISCVInstrAnalysis); | ||
} | ||
} |
Uh oh!
There was an error while loading. Please reload this page.